### 1 introduction

In science computer simulation has become an important tool. Simulation are becoming more and more advanced which increase the amount of data that are being generated. This data gets stored on harddrive and loaded again when its time to analyze the data. By doing in-situ real-time analysis where the data gets analyzed immediately after being generated. By doing computer simulation this way it may be possible to save time and hardware resources.

### 2 Benchmarks

### 2.1 Hardware

The program have been tested on a server with the following hardware.

Motherboard: Supermicro X11DPU-Z+

CPU: Intel(R) Xeon(R) Gold 6130 CPU @ 2.10GHz, 32 core

DRAM: Samsung RDIMM, 2666 MT/s.

NVDIMM: Micron Technology NV-DIMM, 2933 MT/s

Both CPU have twelve memory slots each. Each CPU have six channels. There are one DRAM and one NVDIMM sharing one channel.

### 2.2 STREAM DRAM

The STREAM[STREAM-c] benchmark is a synthetic and simple benchmark that is designed to measure bandwidth in MB/s. This benchmark is seen as the standard for measuring memory bandwidth and has not been modified in any way after it was downloaded from the creators websites. The benchmark test memory bandwidth by running four different tests. The first one test is copy where the elements in one array is copied to another array. The second test is called scale where each element are multiplied with a constant and the result is placed in a second array, the index of the element in the first array and the result in the second array is the same. Third test is add where the elements from two different arrays with the same index are added together and place in a third array where the index is the same as in the two other arrays. Last test is the triad where the one array is multiplied with a constant then added together with a second array and then placed in a third array.

The benchmark run the test 32 times and only on one socket, every times it restart with one extra thread is added. The CPU has 16 cores and when the thread number surpass that number it starts using the hyper thread on the same core. The Linux program numactl is also used to manage the number of threads and what socket the benchmark is allowed to used. The result is as one would expect, adding more threads in beginning will give a big increase in transfer speed. But at thread 5 there gains in transfer speed will start to diminish and at thread 11 there will be very little increase in transfer speed when adding more threads.

```
DRAM_stream2.png
```

Figure 1: DRAM Stream

### 2.3 STREAM NVDIMM

The stream NVDIMM benchmark measure the memory speed of the NVDIMM. This benchmark is the same as the STREAM DRAM benchmark mention above. The different is that the memory type have been changed from DRAM to NVDIMM. The original code looks like this.

**Listing 1: Description** 

```
#ifndef STREAM_TYPE
#define STREAM_TYPE double
#endif

static STREAM_TYPE a[STREAM_ARRAY_SIZE+OFFSET],
b[STREAM_ARRAY_SIZE+OFFSET],
c[STREAM_ARRAY_SIZE+OFFSET];
```

It have been changed into this. In addition the PMEMobjpool must be initiated in main method.

```
PMEMobjpool *pop;
POBJ_LAYOUT_BEGIN(array);
POBJ_LAYOUT_TOID(array, double);
POBJ_LAYOUT_END(array);
```

```
TOID (double) a;
  TOID (double) b;
  TOID (double) c;
  int main()
9
  {
10
     const char path[] = "/mnt/pmem0-xfs/pool.obj";
11
     pop = pmemobj_create(path, LAYOUT_NAME, 10737418240,
12
        0666);
     if (pop == NULL)
13
          pop = pmemobj_open(path, LAYOUT_NAME);
14
15
         if (pop == NULL) {
16
                perror (path);
17
                exit(1);
         }
19
20
  }
```

NVDIMM\_stream2.png

### 2.4 benchmark 3

Graphs and tables below show the speed of a certain amount of NVDIMM threads while the rest of the threads are from DRAM to DRAM. The test have been conducted by transfer data simultaneously from DRAM-DRAM and NVM-NVM. All the threads are transferring the values of one array to another, all the arrays have 100 million elements of type double. This transfer happens 5000 times and the graphs shows the average of the first 200 iterations. This is done to ensure that all the threads can't finish early and make the remaining threads faster. The sum graphs shows the sum bandwidth of DRAM and NVM. Average graphs shows the average bandwidth of DRAM and NVM.

### **2.4.1** The code

The benchmark have three different program, the code is mostly the same except for the part where NVDIMM threads from NVDIMM-NVDIMM, DRAM-NVDIMM or NVDIMM-DRAM.

The entire code is run in the main function except when it finds the current time, that is done in a different function. The code begins with creating a memory pool and reads the parameters from command line. The parameters are how many threads are using the NVDIMM, the total amount of threads used and how many time the test will repeat itself. The code will then enter parallel area where one thread will create a 2d array where all the threads will save the time it took to copy the array.

Every threads will then create their two arrays. The thread id will determine if both arrays will be DRAM array, or if one or two arrays will be NVDIMM array. Both arrays will be DRAM if the thread id is lower than the total amount of threads minus the number of NVDIMM threads. Thread ids equal or higher than that will either have one or both arrays stored in NVDIMM. All the arrays in all of the threads will be populated by random numbers. When a thread is done it will wait at a barrier until all the other threads are populating their threads.

Listing 2: Creation of DRAM and NVDIMM arrays

```
if (thread_id < totalThreads-nvmThreads) {</pre>
     //From DRAM to DRAM
2
     drm_read_array =
3
        (double*)malloc(ARRAY LENGTH*sizeof(double));
     drm_write_array =
        (double*) malloc (ARRAY_LENGTH*sizeof (double));
     #pragma omp critical
       for (i=0; i<ARRAY_LENGTH; i++) {</pre>
          drm_read_array[i] =
              ((double) rand() / (double) (RAND_MAX));
          drm_write_array[i] =
             ((double)rand()/(double)(RAND_MAX));
       }
10
     }
11
12
  else if(thread_id >= totalThreads-nvmThreads) {
     //From NVDIMM to NVDIMM
14
     POBJ_ALLOC(pop, &nvm_read_array, double, sizeof(double)
15
        * ARRAY_LENGTH, NULL, NULL);
     POBJ_ALLOC (pop, &nvm_write_array, double, sizeof (double)
16
        * ARRAY_LENGTH, NULL, NULL);
     #pragma omp critical
17
18
```

Threads with DRAM arrays and threads with one or two NVDIMM array will split into their own part of the code with an if-sentence. All the threads will run the as many times as specified in the parameters and save the time each test takes in the 2d array that was created in the beginning. When they are done they will free up the memory and leave the parallel area.

Listing 3: Threads running their test.

```
if (thread_id < totalThreads-nvmThreads) {</pre>
     //From DRAM to DRAM
     for (i=0; i < total_tests; i++) {</pre>
        //Time start
        test_time[thread_id][i] = mysecond();
        for (j=0; j<ARRAY_LENGTH; j++) {</pre>
          drm_write_array[j] = drm_read_array[j];
        //Time stop.
        test_time[thread_id][i] = mysecond() -
10
           test_time[thread_id][i];
11
   else if(thread_id >= totalThreads-nvmThreads) {
     //From NVDIMM to NVDIMM
14
     for(i=0;i<total_tests;i++) {</pre>
15
        //Time start
16
        test_time[thread_id][i] = mysecond2();
17
        for (j=0; j<ARRAY_LENGTH; j++)</pre>
18
          D_RW(nvm_write_array)[j] = D_RO(nvm_read_array)[j];
19
        //Time stop.
20
        test_time[thread_id][i] = mysecond2() -
21
           test time[thread id][i];
     }
22
   }
23
```

The code will then print the entire 2d array where the time measurements are stored to the terminal. Each line represent all the test done by one thread. In the beginning of each line the code will add either DRAM if both arrays are stored on DRAM. Or NVM if one or both arrays are stored on NVDIMM. When the program is done printing it will exit.

#### 2.4.2 **NVM-NVM**

The tables below shows the result of the benchmark where one group of threads transfer from DRAM-DRAM and another group from NVDIMM-NVDIMM. The test result in the tables are the transfer speed in MB/s. The first table shows the combined transfer speed of all threads that are copying from DRAM-DRAM and the second table shows the combined speed of all the threads that are copying from NVDIMM-NVDIMM.

The first line in the first table in figure 2 shows the combined transfer speed of the DRAM-DRAM copying where there are one thread copying from NVDIMM-NVDIMM. That means there are 15 threads that are copying from DRAM-DRAM. The first line in the second table shows the transfer speed of that one thread. The columns shows the test numbers. The column with name the "1-20" shows the average transfer speed of the first 20 tests. The third table in figure 3 shows the combined transfer speed of all the 16 threads in the first two tables. There is also a graph where all three tables are being represented.

One of the hopes by using NVDIMM and DRAM simultaneously was that there would be an increase in the transfer speed. But by comparing copy on figure 1 with the sum on figure 4 one can see that there has been no increase in transfer speed. Both graphs shows a transfer speed on around 65000 MB/s.

Figure 2: NVM-NVM 1-100 iteration, 16 threads total, 3rd version

Figure 3: NVM-NVM 1-100 iteration, 16 threads total, 3rd version

Figure 4: NVM-NVM graph 1-20, 3rd version

### **2.4.3 NVM-DRAM**

This benchmark is similar to the previous benchmark. The only difference is that some threads will transfer data from NVDIMM-DRAM instead of NVDIMM-NVDIMM.

Figure 5: NVM-DRAM 1-100 iteration, 3rd version

Figure 6: NVM-DRAM 1-100 iteration, 3rd version

Figure 7: NVM-DRAM graph 1-20, 3rd version

### **2.4.4 DRAM-NVM**

This benchmark is also similar to the other two benchmarks. This time some of the threads will transfer from DRAM-NVDIMM.

Figure 8: DRAM-NVM 1-100 iteration, 3rd version

Figure 9: DRAM-NVM 1-100 iteration, 3rd version

Figure 10: DRAM-NVM graph 1-20, 3rd version

## 3 Simulation

## 3.1 DRAM only



Table 1: Simulation with only DRAM, n=16M

The generation of data happens inside a while-loop that will repeat the generation and analyzing of data 5000 times. The total time is measured by taking the time before and after the while-loop. The analyzing time is measured the same way by taking the time before and after the analyzing part of the program. Data generation time is measured by subtracting the analyze time from the total time. All the time measurements are made inside a pragma omp singel so there are no reason to be worried if the mysecond-method is thead-safe. The mysecond-method have been copied from the original stream benchmark. All the arrays used in the code have been subjected to first touch before the time is measured.

### Listing 4: while-loop

```
#pragma omp single
  {
     data_generation_time, = mysecond();
  while( n<5000 ) {</pre>
     #pragma omp barrier
     #pragma omp single
       n++;
       diff=0.0;
10
       average = 0;
       //completes the first part of the formula.
       Wk_1\_product = (omd + (d*Wk_1))*iN;
13
     }
14
15
     Data generation, see chapter 5.1.1
16
17
     #pragma omp barrier
```

```
#pragma omp single
19
20
       temp_x = xk_1;
       xk_1 = x;
22
       x = temp_x;
23
        //starting time measurement of calculation.
24
        temp_calc=mysecond();
25
     }
26
     Analyzing the data, see chapter 5.1.2
28
29
     #pragma omp barrier
30
     #pragma omp single
31
32
        average *= iN;
        analyze_time+=mysecond()-temp_calc;
35
  }
36
  #pragma omp single
37
38
     data_generation_time, = mysecond() -
39
        data_generation_time;
40
```

### Listing 5: while-loop

```
double mysecond() {
   struct timeval tp;
   struct timezone tzp;
   int i;
   i = gettimeofday(&tp,&tzp);
   return ( (double) tp.tv_sec + (double) tp.tv_usec *
        1.e-6 );
}
```

### 3.1.1 Data generation

The arrays x and xk\_1 are double arrays that have the length of 4'000'000 elements. CRS\_row\_ptr and CRS\_col\_idx are int arrray that have the length of 31'976'004 elements, CRS\_'values have the same length and a double array. The code run through the x-array one time and xk\_1 twice. It also runs through CRS\_row\_ptr, CRS\_col\_idx and CRS\_values

once. The formula for calculating memory traffic is 3\*4'000'000+2\*31'976'004 this would amount to 607 MB per iteration of the while-loop.

Listing 6: Generation of data.

```
#pragma omp for reduction(max:diff)
  for( i=0; i<nodes; i++) {</pre>
     x[i] = 0;
     for( j=CRS_row_ptr[i]; j<CRS_row_ptr[i+1]; j++)</pre>
       x[i] += CRS_values[j] * xk_1[CRS_col_idx[j]];
     x[i] \star = d;
     x[i] += Wk_1_product;
     //Comuting the difference between x^k and x^k-1
     //and adds the biggest diff to diffX[thread_id]
     if( x[i]-xk_1[i] > diff ){
10
       diff = x[i] - xk_1[i];
11
     }
12
13
```

```
DRAM_only_DataGeneration_16M.png
```

Table 2: Prediction of time taken for data generation, n=16M

### 3.1.2 Analyze

The analyze part run through the nodes array five times and add all the elements to the average variable. The average variable is divided by the number of elements in array, this is shown in the code in chapter 5.1. The memory traffic will amount of 160MB per while-loop iteration.

Listing 7: Analyzing the data.

```
//Analyse part
  #pragma omp for reduction(+ : average)
     for (i=0; i < nodes; i++) {</pre>
     average += xk_1[i];
   #pragma omp for reduction(+ : average)
     for (i=0; i < nodes; i++) {</pre>
     average += xk_1[i];
9
  #pragma omp for reduction(+ : average)
10
     for (i=0; i < nodes; i++) {</pre>
11
     average += xk_1[i];
12
13
#pragma omp for reduction(+ : average)
  for (i=0; i < nodes; i++) {</pre>
     average += xk_1[i];
16
17
  #pragma omp for reduction(+ : average)
18
  for (i=0; i < nodes; i++) {</pre>
     average += xk_1[i];
  }
21
```

```
DRAM_only_Analyze_16M.png
```

Table 3: Prediction of time taken for analyzing the data, n=16M

### 3.1.3 Stream benchmark, sum

This benchmark is the STREAM benchmark with an added benchmark. The sum is found by adding all the elements into a single variable. The STREAM benchmark was changed by increasing several array from four to five and added the sum benchmark after the four other benchmark. The STREAM benchmark for NVDIMM is the same as the one described above, but the code has been changed so the benchmark will read and write to the NVDIMM.

```
Stream_benchmark.png
```

Table 4: New Stream benchmark, DRAM



Table 5: New Stream benchmark, NVM

# 3.1.4 Calculation only

Benchmark\_only\_prediction.png

Table 6: Prediction of time taken for calculation of the data, with a code that only do calculation

# 3.2 NVDIMM Analyze only

 ${\bf Table~7:~Mear surement~of~analyzations~only~on~NVDIMM.}$ 

### 3.3 NVM simulation

### **3.3.1** Locks

The program are divided into two parts, the calculation of data and the analyzing of the data that have been generated. The two parts synchronize by using two locks called lock\_a and lock\_b, lock\_a will start in unlocked state and lock\_b in locked state. When the two parts starts the analyzing part is put on hold by lock\_b until the calculation part has generated the first set of data. Then the calculation part will lock lock\_a, swap the pointers x and xk\_1 and then unlock lock\_b. The calculation part will then start the calculation of the next set of data, but wont swap pointers until analyzing part has transferred the content in xk\_1 to NVDIMM and unlocked lock\_a.

When the calculation part unlocks lock\_b the analyzing will start transferring data from xk\_1 to NVDIMM and unlock lock\_a when it's done with the transfer. The analyzing part will then start analyzing the data on NVDIMM. When its done it will encounter lock\_b and will wait there until calculation has a new set of data ready and has swapped the pointers.

Before and after the set lock in calculation and analyze part there is a time measurement that measure how long the threads have waited for the lock to be unlocked by the other part. All the individual times the threads have waited in calculation or analyze gets added to a variable called iteration\_idle\_time or transfer\_idle\_time that will be the total time the threads have waited.

```
lock_overview.png
```

Figure 11: A simplified version of how lock works.

### **Listing 8: Calculation**

```
while( n<5000 ) {
    #pragma omp barrier
    /*
    Calculation of Data
    */</pre>
```

```
#pragma omp single
       temp_time = mysecond();
       omp_set_lock(&lock_a);
       iteration_idle_time += mysecond() - temp_time;
10
11
       temp_x = xk_1;
12
       xk_1 = x;
13
       x = temp_x;
14
       omp_unset_lock(&lock_b);
16
17
  }//end of while-loop
```

### Listing 9: Analyze

```
while (1==1) {
     #pragma omp single
       temp_time = mysecond();
       omp_set_lock(&lock_b);
       transfer_idle_time += mysecond() - temp_time;
       temp_time = mysecond();
       average=0.0;
     }
9
10
       Transfer of array from DRAM to NVDIMM
11
12
     #pragma omp single
13
14
       DRAM_to_NVM_time += mysecond() - temp_time;
15
       omp_unset_lock(&lock_a);
16
17
       temp_time = mysecond();
     }
18
       Analyzations of data
20
     */
21
22
     #pragma omp barrier
23
     #pragma omp single
25
       Analyse_time += mysecond() - temp_time;
26
27
```

```
//if sentence for exiting while-loop.
if (iteration_ongoing==0) {
    break;
}
}
```

```
Simulation_NVM_2.png
```

Table 8: Simulation with both NVDIMM and DRAM

getconf LEVEL1\_DCACHE\_LINESIZE have been used to find the cacheline size in bytes.

```
Predicted_calculation.png
```

Table 9: Predicted calculationbased on papi.

```
Predicted_calculation_3.png
```

Table 10: Tried to split load and store misses. Server do not support store misses.

```
Array-counting.png
```

Table 11: Manually counted the number of int and double transers.

Predicted\_calculation\_2.png

Table 12: Predicted calculationbased on papi with L3.

Datagen\_prediction\_NVM.png

Table 13: Time prediction, data generation

Analyze\_prediction\_NVM.png

Table 14: Time prediction, transfer and analyze

# 3.4 2D-array test

# Listing 10: Kildekode

https://github.com/SveinGunnar/Master\_Thesis\_2020/tree/master/ArrayCopyTest



Table 15: 2D-Array test

# 4 Large array benchmark

The size of data that must be analyzed keeps increasing year after year and the prize for DRAM are not getting cheaper. NVDIMM offer a lot of storage at a cheaper prize. This opens the opportunity to save money by offloading some of the data to the NVDIMM where the data will be analyzed the same way as the data on the DRAM. The downside to this strategy is that NVDIMM is slower than DRAM so the question is how much data can be offloaded to NVDIMM. If the user offload too much data to NVDIMM then the threads working on analyzing the data on DRAM will be idle while waiting for NVDIMM threads to complete.

### Calculation

This program have an two dimensional array filled with data. The program start at element (1,1) of the array where it sum ups all of its eight neighbors and then takes the average. The result is stored in the same position in another two dimensional array. The program does this for every element between (1,1) and (m-2,n-2).

### Formula

$$\frac{dram\_data - nvdimm\_data}{dram\_speed} = \frac{nvdimm\_data}{nvdimm\_speed}$$
 
$$nvdimm\_data = \frac{nvdimm\_speed * dram\_data}{nvdimm\_speed + dram\_speed}$$

Table 16: Formula calculation

Table 17: First version



Table 18: Second version

### 4.1 First version

There are two groups of threads that works in parallel in this program. The first group of threads works on the part of the data that is stored on DRAM and the other works on the data strored on NVDIMM. One thread in each group works on data that borders with the other group. In the DRAM group that will be the last thread and in the NVDIMM group that would be the first group.

### Listing 11: First version

```
while(k<K_length) {</pre>
1
     #pragma omp barrier
     #pragma omp single
       total_time[k] = mysecond();
5
     }
     #pragma omp barrier
     if( thread_id < dram_threads ) {</pre>
        //for the thread bordering on nvdimm thread.
       if( thread_id==(dram_threads-1) ){
10
          individual_time[thread_id] = mysecond();
11
          for( i=slice_start; i<slice_end-1; i++) {</pre>
12
            for( j=1; j<nMinusOne; j++) {</pre>
13
               temp = A[i-1][j-1] + A[i-1][j] + A[i-1][j+1]+
14
                     A[i][j-1]
                                          A[i][j+1]+
                                 +
                    A[i+1][j-1] + A[i+1][j] + A[i+1][j+1];
16
               B[i][j] = temp*inverseEigth;
17
            }
18
          }
19
20
          i = slice_end-1;
21
          for( j=1; j<nMinusOne; j++) {</pre>
22
            temp = A[i-1][j-1] + A[i-1][j] + A[i-1][j+1]+
23
                  A[i][j-1]
                               +
                                        A[i][j+1]+
24
               D_RO(C)[i*n+j] + D_RO(C)[i*n+j] +
25
                  D_RO(C)[i*n+j];
            B[i][j] = temp*inverseEigth;
26
          }
27
          individual_time[thread_id] = mysecond() -
28
             individual_time[thread_id];
        }else{
29
          //For all the threads not bordering with nvdimm.
30
          individual_time[thread_id] = mysecond();
31
          for( i=slice_start; i<slice_end; i++){</pre>
32
            for( j=1; j<nMinusOne; j++) {</pre>
33
               temp = A[i-1][j-1] + A[i-1][j] + A[i-1][j+1]+
34
                    A[i][j-1]
                                 +
                                         A[i][j+1]+
35
                    A[i+1][j-1] + A[i+1][j] + A[i+1][j+1];
36
               B[i][j] = temp*inverseEigth;
            }
39
          individual_time[thread_id] = mysecond() -
40
```

```
individual_time[thread_id];
41
     }else{
42
       if( thread_id==dram_threads ) {
43
          individual_time[thread_id] = mysecond();
44
          i=0;
45
          for( j=1; j<nMinusOne; j++) {</pre>
46
          temp =
47
             A[dram_part-1][j-1]+A[dram_part-1][j]+A[dram_part-1][j+1]+
               D_RO(C)[i*n+(j-1)]
48
                  D_RO(C)[i*n+(j+1)]+
               D_RO(C)[(i+1)*n+(j-1)] + D_RO(C)[(i+1)*n+j] +
49
                  D_RO(C)[(i+1)*n+(j+1)];
          D_RW(D)[i*n+j] = temp*inverseEigth;
50
       }
51
          for( i=slice_start+1; i<slice_end-1; i++) {</pre>
            for( j=1; j<nMinusOne; j++) {</pre>
53
               temp = D_RO(C)[(i-1)*n+(j-1)] +
54
                  D_RO(C)[(i-1)*n+j] + D_RO(C)[(i-1)*n+(j+1)]+
                    D_RO(C)[i*n+(j-1)]
55
                       D_RO(C)[i*n+(j+1)]+
                    D_RO(C)[(i+1)*n+(j+1)] +
56
                       D_RO(C)[(i+1)*n+j] +
                       D_RO(C)[(i+1)*n+(j+1)];
               D_RW(D)[i*n+j] = temp*inverseEigth;
57
            }
58
59
          individual_time[thread_id] = mysecond() -
60
             individual_time[thread_id];
       }else{
61
          individual time[thread id] = mysecond();
62
          for( i=slice_start; i<slice_end; i++) {</pre>
            for( j=1; j<nMinusOne; j++) {</pre>
               temp = D_RO(C)[(i-1)*n+(j-1)] +
65
                  D_RO(C)[(i-1)*n+j] + D_RO(C)[(i-1)*n+(j+1)]+
                    D_RO(C)[i*n+(j-1)]
66
                       D_RO(C)[i*n+(j+1)]+
                    D_RO(C)[(i+1)*n+(j-1)] +
67
                       D_RO(C)[(i+1)*n+j] +
                       D_RO(C)[(i+1)*n+(j+1)];
               D_RW(D)[i*n+j] = temp*inverseEigth;
68
            }
69
          }
70
```

```
individual_time[thread_id] = mysecond() -
71
              individual_time[thread_id];
        }
     }
     #pragma omp barrier
74
     #pragma omp single
75
76
        total_time[k] = mysecond() - total_time[k];
77
        dram_time[k]=individual_time[0];
78
        for (i=1; i < dram_threads; i++) {</pre>
79
          if (dram_time[k] < individual_time[i])</pre>
80
             dram_time[k]=individual_time[i];
81
82
        nvdimm_time[k]=individual_time[dram_threads];
83
        for(i=dram_threads+1;i<dram_threads+nvdimm_threads;i++) {</pre>
          if (nvdimm_time[k] < individual_time[i])</pre>
             nvdimm_time[k]=individual_time[i];
86
87
        k++;
88
89
     #pragma omp barrier
  }//End of while
```

### 4.2 Second version

### Listing 12: Second version

```
while(k<K length) {</pre>
     #pragma omp barrier
     #pragma omp single
        total_time[k] = mysecond();
     #pragma omp barrier
     if( thread_id < dram_threads ) {</pre>
        individual_time[thread_id] = mysecond();
        for( i=slice_start; i<slice_end; i++) {</pre>
          for( j=1; j<nMinusOne; j++) {</pre>
11
            temp = A[i-1][j-1] + A[i-1][j] + A[i-1][j+1] +
12
                 A[i][j-1]
                              +
                                     A[i][j+1]+
13
                 A[i+1][j-1] + A[i+1][j] + A[i+1][j+1];
            B[i][j] = temp*inverseEigth;
```

```
}
16
17
        individual_time[thread_id] = mysecond() -
           individual_time[thread_id];
     }else{
19
        individual_time[thread_id] = mysecond();
20
        for( i=slice_start; i<slice_end; i++) {</pre>
21
          for( j=1; j<nMinusOne; j++) {</pre>
22
             temp = D_RO(C)[(i-1)*n+(j-1)] +
23
                D_RO(C)[(i-1)*n+j] + D_RO(C)[(i-1)*n+(j+1)]+
                  D_RO(C)[i*n+(j-1)]
24
                     D_RO(C)[i*n+(j+1)]+
                  D_RO(C)[(i+1)*n+(j-1)] + D_RO(C)[(i+1)*n+j]
25
                     + D_RO(C)[(i+1)*n+(j+1)];
             D_RW(D)[i*n+j] = temp*inverseEigth;
          }
27
28
        individual_time[thread_id] = mysecond() -
29
           individual_time[thread_id];
30
     #pragma omp barrier
     #pragma omp single
32
33
        total_time[k] = mysecond() - total_time[k];
34
        dram_time[k]=individual_time[0];
35
        for (i=1; i < dram_threads; i++) {</pre>
36
          if (dram_time[k] < individual_time[i])</pre>
37
             dram_time[k]=individual_time[i];
39
       nvdimm_time[k]=individual_time[dram_threads];
40
        for(i=dram threads+1;i<dram threads+nvdimm threads;i++) {</pre>
41
          if (nvdimm_time[k] < individual_time[i])</pre>
             nvdimm_time[k]=individual_time[i];
        }
44
       k++;
45
46
     #pragma omp barrier
47
  }//End of while
```

```
First_version_DRAM_only_17_9_21.png

Table 19: First version, dram only
```

Table 20: First version, more detailed 1

first\_version\_more\_detailed\_2.png

first\_version\_more\_detailed\_1.png

Table 21: First version, more detailed 2.

Large\_array\_test\_first\_version\_v5.png

Table 22: First version.

Large\_array\_test\_second\_version\_v3.png

Table 23: Second version.

Large\_array\_test\_first\_version\_v2.png

Table 24: First version. OLD

Large\_array\_test\_first\_version\_v3.png

Table 25: First version. OLD

```
Large_array_test_second_version_v2.png
```

Table 26: Second version. OLD

```
Large_array_test_second_version_NVDIMM_only_v2.png
```

Table 27: NVDIMM only of second version. OLD



Table 28: DRAM only on n50. OLD